

# Rail-to-Rail Input Rail-to-Rail Output Zero-Drift Op Amp

## **FEATURES**

■ Input Common-Mode Range Includes Both Rails

Output Swings Rail to Rail

■ Output Will Drive 1kΩ Load

No External Components Required

Input Offset Voltage: 10µV Max
Input Offset Drift: 100nV/°C Max

Minimum CMRR: 115dBSupply Current: 3.0mA Max

■ Shutdown Pin Drops Supply Current to 5µA Max

Output Configurable to Drive Any Capacitive Load

Operates from 2.7V to 14V Total Supply Voltage

## **APPLICATIONS**

Rail-to-Rail Amplifiers and Buffers

High Resolution Data Acquisition Systems

Supply Current Sensing in Either Rail

Low Supply Voltage Transducer Amplifiers

High Accuracy Instrumentation

■ Single Negative Supply Operation

## DESCRIPTION

The LTC®1152 is a high performance, low power zero-drift op amp featuring an input stage that common modes to both power supply rails and an output stage that provides rail-to-rail swing, even into heavy loads. The wide input common-mode range is achieved with a high frequency on-board charge pump. This technique eliminates the crossover distortion and limited CMRR imposed by competing technologies. The LTC1152 is a C-Load™ of amp, enabling it to drive any capacitive load.

The LTC1152 shares the excellent DC performance specs of LTC's other zero-drift amplifiers. Typical offset voltage is  $1\mu V$  and typical offset drift is  $10nV/^{\circ}C$ . CMRR and PSRR are 130dB and 120dB and open-loop gain is 130dB. Input noise voltage is  $2\mu V_{P-P}$  from 0.1Hz to 10Hz. Gain-bandwidth product is 0.7MHz and slew rate is 0.5V/ $\mu s$ , all with supply current of 3.0mA max over temperature. The LTC1152 also includes a shutdown feature which drops supply current to  $1\mu A$  and puts the output stage in a high impedance state.

The LTC1152 is available in 8-pin PDIP and 8-pin SO packages and uses the standard op amp pinout, allowing it to be a plug-in replacement for many standard op amps.

(C-Load LT are registered trademarks of Linear Technology Corporation. C-Load is trademark of Linear Technology Corporation.

# TYPICAL APPLICATION

#### Rail-to-Rail Buffer



#### **Input and Output Waveforms**



## **ABSOLUTE MAXIMUM RATINGS**

| Total Supply Voltage (V <sup>+</sup> to V <sup>-</sup> ) | 14V      |
|----------------------------------------------------------|----------|
| Input Voltage V+ + 0.3V to V-                            | -0.3V    |
| Output Short-Circuit Duration (Pin 6) In                 | definite |
| Operating Temperature Range                              |          |
| LTC1152C 0°C t                                           | to 70°C  |
| LTC1152I40°C t                                           | to 85°C  |
| Storage Temperature Range65°C to                         |          |
| Lead Temperature (Soldering, 10 sec)                     | 300°C    |

# PACKAGE/ORDER INFORMATION



Consult factory for Military grade parts.

# **ELECTRICAL CHARACTERISTICS** $V_S = 5V$ , $T_A = operating temperature range, unless otherwise specified.$

| SYMBOL              | PARAMETER                             | CONDITIONS                                                                                                                              |   | METER CONDITIONS M | MIN TY              | TYP           | MAX                                    | UNITS |  |
|---------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---|--------------------|---------------------|---------------|----------------------------------------|-------|--|
| $\overline{V_{0S}}$ | Input Offset Voltage                  | T <sub>A</sub> = 25°C (Note 1)                                                                                                          |   |                    | ±1                  | ±10           | μV                                     |       |  |
| $\Delta V_{OS}$     | Average Input Offset Drift            | (Note 1)                                                                                                                                | • |                    | ±10                 | ±100          | nV/°C                                  |       |  |
|                     | Long-Term Offset Drift                |                                                                                                                                         |   |                    | ±50                 |               | nV/√Mo                                 |       |  |
| I <sub>B</sub>      | Input Bias Current                    | T <sub>A</sub> = 25°C (Note 2)                                                                                                          | • |                    | ±10                 | ±100<br>±1000 | pA<br>pA                               |       |  |
| I <sub>OS</sub>     | Input Offset Current                  | T <sub>A</sub> = 25°C (Note 2)                                                                                                          | • |                    | ±20                 | ±200<br>±500  | pA<br>pA                               |       |  |
| e <sub>n</sub>      | Input Noise Voltage (Note 3)          | $\begin{aligned} R_S &= 100\Omega, \ 0.1 \text{Hz to } 10 \text{Hz} \\ R_S &= 100\Omega, \ 0.1 \text{Hz to } 1 \text{Hz} \end{aligned}$ |   |                    | 2<br>0.5            | 3<br>1        | μV <sub>P-P</sub><br>μV <sub>P-P</sub> |       |  |
| i <sub>n</sub>      | Input Noise Current                   | f = 10Hz                                                                                                                                |   |                    | 0.6                 |               | fA/√Hz                                 |       |  |
| CMRR                | Common-Mode Rejection Ratio           | V <sub>CM</sub> = 0V to 5V                                                                                                              | • | 115                | 130                 |               | dB                                     |       |  |
| PSRR                | Power Supply Rejection Ratio          | V <sub>S</sub> = 3V to 12V                                                                                                              | • | 110<br>105         | 120                 |               | dB<br>dB                               |       |  |
| A <sub>VOL</sub>    | Large-Signal Voltage Gain             | $R_L = 10k, V_{OUT} = 0.5V \text{ to } 4.5V$                                                                                            | • | 110                | 130                 |               | dB                                     |       |  |
| V <sub>OUT</sub>    | Maximum Output Voltage Swing (Note 4) | $R_L = 1k, V_S = Single 5V$<br>$R_L = 1k, V_S = \pm 2.5V$<br>$R_L = 100k, V_S = \pm 2.5V$                                               | • | 4.0<br>±2.0        | 4.4<br>2.2<br>±2.49 |               | V<br>V<br>V                            |       |  |
| SR                  | Slew Rate                             | $R_L = 10k, C_L = 50pF, V_S = \pm 2.5V$                                                                                                 |   |                    | 0.5                 |               | V/µs                                   |       |  |
| GBW                 | Gain-Bandwidth Product                | $R_L = 10k, C_L = 50pF, V_S = \pm 2.5V$                                                                                                 |   |                    | 0.7                 |               | MHz                                    |       |  |
| I <sub>S</sub>      | Supply Current                        | No Load<br>Shutdown = 0V                                                                                                                | • |                    | 2.2<br>1            | 3.0<br>5      | mA<br>μA                               |       |  |
| I <sub>OSD</sub>    | Output Leakage Current                | Shutdown = 0V                                                                                                                           | • |                    | ±10                 | ±100          | nA                                     |       |  |
| $V_{CP}$            | Charge Pump Output Voltage            | I <sub>CP</sub> = 0                                                                                                                     |   |                    | 7.3                 |               | V                                      |       |  |
| $V_{IL}$            | Shutdown Pin Input Low Voltage        |                                                                                                                                         |   |                    | 2.5                 |               | V                                      |       |  |
| V <sub>IH</sub>     | Shutdown Pin Input High Voltage       |                                                                                                                                         |   |                    | 4                   |               | V                                      |       |  |
| I <sub>IN</sub>     | Shutdown Pin Input Current            | V <sub>SHDN</sub> = 0V                                                                                                                  | • |                    | -1                  | -5            | μА                                     |       |  |
| f <sub>CP</sub>     | Internal Charge Pump Frequency        | T <sub>A</sub> = 25°C                                                                                                                   |   |                    | 4.7                 |               | MHz                                    |       |  |
| f <sub>SMPL</sub>   | Internal Sampling Frequency           | T <sub>A</sub> = 25°C                                                                                                                   |   |                    | 2.3                 |               | kHz                                    |       |  |

# **ELECTRICAL CHARACTERISTICS** $V_S = 3V$ , $T_A = operating temperature range, unless otherwise specified.$

| SYMBOL              | PARAMETER                             | CONDITIONS                                                                                                                            | MIN | TYP | MAX          | UNITS         |                                        |
|---------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------|---------------|----------------------------------------|
| $\overline{V_{OS}}$ | Input Offset Voltage                  | T <sub>A</sub> = 25°C (Note 1)                                                                                                        |     |     | ±1           | ±10           | μV                                     |
| $\Delta V_{OS}$     | Average Input Offset Drift            | (Note 1)                                                                                                                              | •   |     | ±10          | ±100          | nV/°C                                  |
| I <sub>B</sub>      | Input Bias Current                    | T <sub>A</sub> = 25°C (Note 2)                                                                                                        | •   |     | ±5           | ±100<br>±1000 | pA<br>pA                               |
| I <sub>OS</sub>     | Input Offset Current                  | T <sub>A</sub> = 25°C (Note 2)                                                                                                        | •   |     | ±10          | ±200<br>±500  | pA<br>pA                               |
| e <sub>n</sub>      | Input Noise Voltage (Note 3)          | $\begin{aligned} R_S &= 100\Omega,  0.1 \text{Hz to } 10 \text{Hz} \\ R_S &= 100\Omega,  0.1 \text{Hz to } 1 \text{Hz} \end{aligned}$ |     |     | 2<br>0.75    |               | μV <sub>P-P</sub><br>μV <sub>P-P</sub> |
| in                  | Input Noise Current                   | f = 10Hz                                                                                                                              |     |     | 0.6          |               | fA/√Hz                                 |
| CMRR                | Common-Mode Rejection Ratio           | V <sub>CM</sub> = 0V to 3V                                                                                                            | •   |     | 130          |               | dB                                     |
| A <sub>VOL</sub>    | Large-Signal Voltage Gain             | R <sub>L</sub> = 10k, V <sub>OUT</sub> = 0.5V to 2.5V                                                                                 | •   | 106 | 130          |               | dB                                     |
| V <sub>OUT</sub>    | Maximum Output Voltage Swing (Note 4) | $R_L = 1k, V_S = Single 3V$<br>$R_L = 100k, V_S = \pm 1.5V$                                                                           | •   | 2.0 | 2.5<br>±1.48 |               | V                                      |
| SR                  | Slew Rate                             | $R_L = 10k, C_L = 50pF, V_S = \pm 1.5V$                                                                                               |     |     | 0.4          |               | V/µs                                   |
| GBW                 | Gain-Bandwidth Product                | $R_L = 10k, C_L = 50pF, V_S = \pm 1.5V$                                                                                               |     |     | 0.5          |               | MHz                                    |
| Is                  | Supply Current                        | No Load<br>Shutdown = 0V                                                                                                              | •   |     | 1.8<br>1     | 2.5<br>5      | mA<br>μA                               |
| I <sub>OSD</sub>    | Output Leakage Current                | Shutdown = 0V                                                                                                                         | •   |     | ±10          |               | nA                                     |
| $\overline{V_{CP}}$ | Charge Pump Output Voltage            | I <sub>CP</sub> = 0                                                                                                                   |     |     | 4.5          |               | V                                      |
| V <sub>IL</sub>     | Shutdown Pin Input Low Voltage        |                                                                                                                                       |     |     | 1.2          |               | V                                      |
| $V_{IH}$            | Shutdown Pin Input High Voltage       |                                                                                                                                       |     |     | 2.3          |               | V                                      |
| I <sub>IN</sub>     | Shutdown Pin Input Current            | V <sub>SHDN</sub> = 0V                                                                                                                |     |     | -1           |               | μΑ                                     |
| f <sub>CP</sub>     | Internal Charge Pump Frequency        | T <sub>A</sub> = 25°C                                                                                                                 |     |     | 4.2          |               | MHz                                    |
| f <sub>SMPL</sub>   | Internal Sampling Frequency           | T <sub>A</sub> = 25°C                                                                                                                 |     |     | 2.1          |               | kHz                                    |

The ullet denotes specifications which apply over the full operating temperature range.

**Note 1:** These parameters are guaranteed by design. Thermocouple effects preclude measurement of these voltage levels during automated testing.

**Note 2:** At  $T \le 0^{\circ}C$  these parameters are guaranteed by design and not tested.

**Note 3:** 0.1Hz to 10Hz noise is specified DC coupled in a 10-sec window; 0.1Hz to 1Hz noise is specified in a 100-sec window with an RC highpass

filter at 0.1Hz. Contact LTC factory for sample tested or 100% tested noise parts.

**Note 4:** All output swing measurements are taken with the load resistor connected from output to ground. For single supply tests, only the positive swing is specified (negative swing will be 0V due to the pull-down effect of the load resistor). For dual supply operation, both positive and negative swing are specified.



# TYPICAL PERFORMANCE CHARACTERISTICS



















# TYPICAL PERFORMANCE CHARACTERISTICS



















## APPLICATIONS INFORMATION

## Rail-to-Rail Operation

The LTC1152 is a rail-to-rail input common-mode range, rail-to-rail output swing op amp. Most CMOS op amps, including the entire LTC zero-drift amplifier line, and even a few bipolar op amps, can and do, claim rail-to-rail output swing. One obvious use for such a device is to provide a unity-gain buffer for 0V to 5V signals running from a single 5V power supply. This is not possible with the vast majority of so-called "rail-to-rail" op amps; although the output can swing to both rails, the negative input (which is connected to the output) will exceed the common-mode input range of the device at some point (generally about 1.5V below the positive supply), opening the feedback loop and causing unpredictable and sometimes bizarre behavior.

The LTC1152 is an exception to this rule. It features both rail-to-rail output swing and rail-to-rail input common-mode range (CMR); the input CMR actually extends beyond either rail by about 0.3V. This allows unity-gain buffer circuits to operate with any input signal within the power supply rails; input signal swing is limited only by the output stage swing into the load. Additionally, signals occurring at either rail (power supply current sensing, for example) can be amplified without any special circuitry.

#### Internal Charge Pump

The LTC1152 achieves its rail-to-rail input CMR by using a charge pump to generate an internal voltage approximately 2V higher than V<sup>+</sup>. The input stages of the op amp are run from this higher voltage, making signals at V<sup>+</sup> appear to be 2V below the front end's power supply (Figure 1). The charge pump is contained entirely within the LTC1152; no external components are required.

About  $100\mu V_{P-P}$  of residual charge pump switching noise will be present on the output of the LTC1152. This feedthrough is at 4.7MHz, higher than the gain-bandwidth of the LTC1152, and will generally not cause any problems. Very sensitive applications can reduce this feedthrough by connecting a capacitor from the CP pin (pin 8) to V<sup>+</sup>(pin 7); a  $0.1\mu F$  capacitor will reduce charge pump feedthrough to negligible levels. The LTC1152 includes an internal diode from pin 8 to pin 7 to prevent external parasitic capacitance from lengthening start-up



Figure 1. LTC1152 Internal Block Diagram

time. This diode can stand short-term peak currents of about 50mA, allowing it to quickly charge external capacitance to ground or  $V^-$ . Large capacitors (>1µF) should not be connected between pin 8 and ground or  $V^-$  to prevent excessive diode current from flowing at start-up. The LTC1152 can withstand continuous short circuits between pin 8 and  $V^+$ ; however, short circuiting pin 8 to ground or  $V^-$  will cause large amounts of current to flow through the diode, destroying the LTC1152. Don't do it.

### **Output Drive**

The LTC1152 features an enhanced output stage that can sink and source 10mA with a single 5V supply while maintaining rail-to-rail output swing under most loading conditions. The output stage can be modeled as a perfect rail-to-rail voltage source with a resistor in series with it; this open-loop output resistance limits the output swing by creating a resistor divider with the output load.

The output resistance drops as total power supply voltage increases, as shown in the typical performance curves. It is typically  $140\Omega$  with a single 5V supply, allowing a 4.4V output swing into a 1k resistor with a single 5V supply.



Figure 2. LTC1152 Output Resistance Model

## APPLICATIONS INFORMATION

## **Compensation/Bandwidth Limiting**

The LTC1152 is unity-gain stable with capacitive loads up to 1000pF. Larger capacitive loads can be driven by externally compensating the LTC1152. Adding 1000pF between COMP (pin 5) and OUT (pin 6) allows capacitive loading of up to  $1\mu$ F;  $0.1\mu$ F between pins 5 and 6 allows the LTC1152 to drive infinite capacitive load (Figure 3).



Figure 3. Output Compensation Connection

Large compensation capacitors can also be used to limit the bandwidth of the LTC1152. With  $0.1\mu F$  from pin 5 to pin 6, the LTC1152's gain-bandwidth product is reduced from 700kHz to around 200Hz. Note that compensation capacitors greater than  $1\mu F$  can cause latch-up under severe output fault conditions; this can be prevented by clamping pin 5 to each supply with standard signal diodes, as shown in Figure 3.

#### Shutdown

The LTC1152 includes a shutdown pin (pin 1). When this pin is at V+, the LTC1152 operates normally. An internal  $1\mu$ A pull-up keeps the pin high if it is left floating. When pin 1 is pulled low, the part enters shutdown mode; supply current drops to  $1\mu$ A, all internal clocking stops and the output enters a high impedance state. During shutdown the voltage at the CP pin (pin 8) will drop to 0.5V below V+. When pin 1 is brought high again, about  $10\mu$ s will elapse before the charge pump regains full voltage. During this time the LTC1152 will operate normally, but the input CMR may not include V+. Pin 1 is compatible with CMOS logic running from the same supply as the LTC1152. Additionally, the input trip levels allow ground referenced CMOS logic signals to interface directly to pin 1 when the LTC1152

is running from  $\pm 5V$  or  $\pm 3V$  supplies. The internal 1 $\mu$ A pull-up also allows pin 1 to interface with open-collector/open-drain devices or discrete transistors.

The high impedance output in shutdown allows several LTC1152s to be connected together as a MUX, with their outputs tied in parallel and the active channel selected by using the shutdown pins. Deselected (shutdown) channels will go to high impedance at the outputs, preventing them from fighting with the active channel. This works best when the individual LTC1152s are connected in noninverting feedback configurations to prevent the feedback resistors from passing signals through deselected channels. See the Typical Applications section for a circuit example.

## **Zero-Drift Operation**

The LTC1152 is a zero-drift op amp. Like other LTC zero-drift op amps, it features virtually error-free DC performance, very little drift over time and temperature, and very low noise at low frequencies. The internal nulling clock runs at about 2.3kHz (the charge pump frequency of 4.7MHz divided by 2048) and is synchronized to the internal charge pump to prevent beat frequencies from appearing at the output. The self-nulling circuit constantly corrects the input offset voltage, keeping it typically below  $\pm 1 \mu V$  over the entire input common-mode range. This has the added benefit of providing exceptional CMRR and PSRR at low frequencies—far better than competing rail-to-rail op amps.

Because it uses a sampling front end, the LTC1152 will exhibit aliasing behavior and clock noise at frequencies near the internal 2.3kHz sampling frequency. The LTC1152 includes an internal anti-aliasing circuit to keep these error terms to a minimum. As a rule, alias frequencies will be down by (80dB -  $A_{CLG}$ ) in most standard amplifier configurations, where  $A_{CLG}$  is the closed-loop gain of the LTC1152 circuit. Clock noise is also dependent on closed-loop gain; it will generally consist of spikes of about  $100\mu V$  in amplitude, input referred. In general, these error terms are too small to affect most applications. For a more detailed explanation of zero-drift amplifier behavior, see the LTC1051/LTC1053 data sheet.



## APPLICATIONS INFORMATION

### High Gain Amplifier with ±1.5V Supplies



### **High-Side Power Supply Current Sensing**



### **High Precision Three-Input MUX**



## PACKAGE DESCRIPTION

Dimensions in inches (millimeters) unless otherwise noted.

#### N8 Package 8-Lead Plastic DIP



#### S8 Package 8-Lead Plastic SOIC

